Please use this identifier to cite or link to this item:
http://hdl.handle.net/20.500.12188/17795
Title: | Programmable processing element for crypto-systems on FPGAs | Authors: | Mihajloska Trpcheska, Hristina Gligoroski, Danilo El-Hadedy, Mohamed Skadron, Kevin |
Keywords: | PiCipher, Crypto-systems, CAESAR, FPGA | Issue Date: | Jun-2015 | Journal: | Proc. HEART | Abstract: | This paper presents the design and analysis of an areaefficient programmable processing element (PPE) for implementing diverse cryptographic systems and diverse bitwidths (currently 16, 32, and 64). To evaluate the effectiveness of our design, we implement π-Cipher and BMW on the PPE. π-Cipher is a new algorithm for authenticated encryption that offers advantages over AES-GCM and is a candidate in the CAESAR competition. BMW is a SHA-3 candidate and is used for the QuarkCoin crypto-currency. The design of the programmable processing element PPE requires the use of on-chip memory for storing the internal structure of one round of the π-function as well as for the PPE instruction logic. With the new processing element, on Xilinx Virtex-5, we implemented the PPE in just 227 slices, achieving a throughput of 1.17 Gbps/block for the π-Cipher 64-bit version and 256 Mbps/block for BMW at 250 MHz. The PPE is designed to be modular, for inclusion in larger FPGA designs or SoCs, and is also easily extended to wider bit-widths. | URI: | http://hdl.handle.net/20.500.12188/17795 |
Appears in Collections: | Faculty of Computer Science and Engineering: Journal Articles |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
aly_arx_heart15.pdf | 781.3 kB | Adobe PDF | View/Open |
Page view(s)
76
Last Week
1
1
Last month
1
1
checked on May 3, 2025
Download(s)
26
checked on May 3, 2025
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.