Please use this identifier to cite or link to this item: http://hdl.handle.net/20.500.12188/24199
Title: Reducing the number of instructions
Authors: Gushev, Marjan 
Mishev, Anastas 
Popovski, G
Mitrevski, P
Keywords: memory, superscalar, processor, register renaming, shelving, out of order, simulation
Issue Date: 13-Jun-2000
Publisher: IEEE
Conference: ITI 2000. Proceedings of the 22nd International Conference on Information Technology Interfaces (Cat. No. 00EX411)
Abstract: The purpose of this article is to reduce the number of instructions while executing in processor. We analyse memoiy address dependent instructions and eliminate the ada'ress generation processing if the address was previously calculated For standard RISC? WIWand inorder superscalar processor we introduce a solution where the MI (Reduction of Memory Instructions) Algorithm is perfomzed in the compile stage and aa'hess dependent instructions do not enter the processor at all. For out-qfdr&r superscalm processors we introduce two solutions, theJirst one when these instructions me not issued at all and the second solution when these instructions are issued only in a reservation station without execution unit. All these solutions improve the behaviour of thc processor for at least 10% since the processor does not executes these instructions.
URI: http://hdl.handle.net/20.500.12188/24199
Appears in Collections:Faculty of Computer Science and Engineering: Conference papers

Files in This Item:
File Description SizeFormat 
10.0000ieeexplore.ieee.org915817.pdf589.55 kBAdobe PDFView/Open
Show full item record

Page view(s)

46
checked on Apr 25, 2024

Download(s)

6
checked on Apr 25, 2024

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.