Repository logo
Communities & Collections
Research Outputs
Fundings & Projects
People
Statistics
User Manual
Have you forgotten your password?
  1. Home
  2. Faculty of Electrical Engineering and Information Technologies
  3. Faculty of Electrical Engineering and Information Technologies: Conference Papers
  4. Memory-Centric Approach of Network Processing in a Modified RISC-based Processing Core
Details

Memory-Centric Approach of Network Processing in a Modified RISC-based Processing Core

Date Issued
2016-12
Author(s)
Efnusheva, Danijela
DOI
10.1109/FTC.2016.7821751
Abstract
The persistent rapid and vast growth of Internet's population, considering number of users, servers, links, and many new applications, has led to exponential network traffic increase, stimulating the increased demand for greater capacity of the communication network. While the fiber optic links are capable to achieve multi-gigabit bandwidth, the router's network
processing hardware still remains the bottleneck for communication in networks. Therefore, in this paper we investigate the applicability of a novel memory-centric approach of network processing in a modified RISC-based processing core. The proposed processing core provides direct access to memory resources, without the use of general-purpose registers (GPRs)
and cache memory, and also implements memory aliasing to specific IP header fields, thus providing easier manipulation of network packet headers. The results of Ipv4/IPv6 network
processing simulations verify that the proposed network processor core achieves comparable performances to the Intel's IXP RISC micro engine.
Subjects

IP packet processing;...

⠀

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Accessibility settings
  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify