Please use this identifier to cite or link to this item: http://hdl.handle.net/20.500.12188/17793
DC FieldValueLanguage
dc.contributor.authorMihajloska Trpcheska, Hristinaen_US
dc.contributor.authorEl-Hadedy, Mohameden_US
dc.contributor.authorGligoroski, Daniloen_US
dc.contributor.authorKulkarni, Amiten_US
dc.contributor.authorStroobandt, Dirken_US
dc.contributor.authorSkadron, Kevinen_US
dc.date.accessioned2022-05-30T09:44:02Z-
dc.date.available2022-05-30T09:44:02Z-
dc.date.issued2016-05-23-
dc.identifier.urihttp://hdl.handle.net/20.500.12188/17793-
dc.description.abstractThis paper presents an improved hardware implementation of a 16-bit ARX (Add, Rotate, and Xor) engine for one of the CAESAR second-round competition candidates, πCipher, implemented on an FPGA. π-Cipher is a nonce-based authenticated encryption cipher with associated data. The security of the π-Cipher relies on an ARX based permutation function, which is denoted as a π-function. The proposed ARX engine has been implemented in just 266 slices, which includes the buffers of the input and the output. It can be clocked at 347 MHz. Also, in this paper, a message processor based on the proposed ARX engine is introduced. The message processor has been implemented in 1114 slices and it can be clocked at 250 MHz. The functionality of the proposed ARX engine was verified on the Xilinx Virtex-7. The new design of the ARX engine allows for almost four times speedup in performance while consuming only 17% larger area than previously published work. We extend our message processor implementation by using parametrized reconfiguration technique after which an area reduction of 27 slices is observed.en_US
dc.publisherIEEEen_US
dc.subjectFPGA; Authenticated encryption; CAESAR; Cryptographic competitions; π-Cipher; TLUT; microreconfiguration; parameterized configuration;en_US
dc.titleA 16-Bit Reconfigurable Encryption Processor for p-Cipheren_US
dc.typeProceeding articleen_US
dc.relation.conference2016 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW)en_US
item.fulltextWith Fulltext-
item.grantfulltextopen-
Appears in Collections:Faculty of Computer Science and Engineering: Conference papers
Files in This Item:
File Description SizeFormat 
7222737.pdf801.81 kBAdobe PDFView/Open
Show simple item record

Page view(s)

78
checked on May 22, 2024

Download(s)

9
checked on May 22, 2024

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.